Growing community of inventors

Lagrangeville, NY, United States of America

Heemyong Park

Average Co-Inventor Count = 3.46

ph-index = 9

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 278

Heemyong ParkFariborz Assaderaghi (6 patents)Heemyong ParkGhavam G Shahidi (4 patents)Heemyong ParkDominic Joseph Schepis (4 patents)Heemyong ParkJack Allan Mandelman (3 patents)Heemyong ParkPaul David Agnello (2 patents)Heemyong ParkAnda C Mocuta (2 patents)Heemyong ParkByoung Hun Lee (2 patents)Heemyong ParkWerner A Rausch (1 patent)Heemyong ParkAtul Champaklal Ajmera (1 patent)Heemyong ParkPaul Andrew Ronsheim (1 patent)Heemyong ParkYuan Taur (1 patent)Heemyong ParkHsing-Jen C Wann (1 patent)Heemyong ParkLawrence F Wagner, Jr (1 patent)Heemyong ParkHeemyong Park (11 patents)Fariborz AssaderaghiFariborz Assaderaghi (45 patents)Ghavam G ShahidiGhavam G Shahidi (377 patents)Dominic Joseph SchepisDominic Joseph Schepis (141 patents)Jack Allan MandelmanJack Allan Mandelman (480 patents)Paul David AgnelloPaul David Agnello (38 patents)Anda C MocutaAnda C Mocuta (28 patents)Byoung Hun LeeByoung Hun Lee (9 patents)Werner A RauschWerner A Rausch (50 patents)Atul Champaklal AjmeraAtul Champaklal Ajmera (23 patents)Paul Andrew RonsheimPaul Andrew Ronsheim (18 patents)Yuan TaurYuan Taur (15 patents)Hsing-Jen C WannHsing-Jen C Wann (15 patents)Lawrence F Wagner, JrLawrence F Wagner, Jr (11 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. International Business Machines Corporation (11 from 164,108 patents)


11 patents:

1. 7009258 - Method of building a CMOS structure on thin SOI with source/drain electrodes formed by in situ doped selective amorphous silicon

2. 6891228 - CMOS device on ultrathin SOI with a deposited raised source/drain, and a method of manufacture

3. 6828630 - CMOS device on ultrathin SOI with a deposited raised source/drain, and a method of manufacture

4. 6808974 - CMOS structure with maximized polysilicon gate activation and a method for selectively maximizing doping activation in gate, extension, and source/drain regions

5. 6734109 - Method of building a CMOS structure on thin SOI with source/drain electrodes formed by in situ doped selective amorphous silicon

6. 6566198 - CMOS structure with non-epitaxial raised source/drain and self-aligned gate and method of manufacture

7. 6562666 - Integrated circuits with reduced substrate capacitance

8. 6509241 - Process for fabricating an MOS device having highly-localized halo regions

9. 6429084 - MOS transistors with raised sources and drains

10. 6303450 - CMOS device structures and method of making same

11. 6268640 - Forming steep lateral doping distribution at source/drain junctions

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/3/2025
Loading…