Growing community of inventors

Sunnyvale, CA, United States of America

Dinesh Gupta

Average Co-Inventor Count = 2.67

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 101

Dinesh GuptaOleg Levitsky (8 patents)Dinesh GuptaVivek Bhardwaj (4 patents)Dinesh GuptaChien-Chu Kuo (2 patents)Dinesh GuptaDinesh Gupta (8 patents)Oleg LevitskyOleg Levitsky (21 patents)Vivek BhardwajVivek Bhardwaj (6 patents)Chien-Chu KuoChien-Chu Kuo (3 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Cadence Design Systems, Inc. (8 from 2,542 patents)


8 patents:

1. 9165098 - Machine readable products for single pass parallel hierarchical timing closure of integrated circuit designs

2. 9152742 - Multi-phase models for timing closure of integrated circuit designs

3. 8977994 - Circuit design system and method of generating hierarchical block-level timing constraints from chip-level timing constraints

4. 8935642 - Methods for single pass parallel hierarchical timing closure of integrated circuit designs

5. 8640066 - Multi-phase models for timing closure of integrated circuit designs

6. 8539402 - Systems for single pass parallel hierarchical timing closure of integrated circuit designs

7. 8365113 - Flow methodology for single pass parallel hierarchical timing closure of integrated circuit designs

8. 7926011 - System and method of generating hierarchical block-level timing constraints from chip-level timing constraints

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/3/2025
Loading…