Growing community of inventors

San Jose, CA, United States of America

Arunangshu Kundu

Average Co-Inventor Count = 2.46

ph-index = 8

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 378

Arunangshu KunduWilliam C Plants (21 patents)Arunangshu KunduJames Dean Joseph (5 patents)Arunangshu KunduWayne W Wong (5 patents)Arunangshu KunduNikhil Mazumder (5 patents)Arunangshu KunduEric A Sather (4 patents)Arunangshu KunduTheodore M Speers (4 patents)Arunangshu KunduArnold Goldfein (4 patents)Arunangshu KunduDavid Hightower (4 patents)Arunangshu KunduDaniel Elftmann (4 patents)Arunangshu KunduJohn L McCollum (3 patents)Arunangshu KunduVenkatesh Narayanan (3 patents)Arunangshu KunduJonathan W Greene (1 patent)Arunangshu KunduWenyi Feng (1 patent)Arunangshu KunduKristofer Vorwerk (1 patent)Arunangshu KunduVal Pevzner (1 patent)Arunangshu KunduJerome Fron (1 patent)Arunangshu KunduArunangshu Kundu (31 patents)William C PlantsWilliam C Plants (111 patents)James Dean JosephJames Dean Joseph (11 patents)Wayne W WongWayne W Wong (10 patents)Nikhil MazumderNikhil Mazumder (6 patents)Eric A SatherEric A Sather (38 patents)Theodore M SpeersTheodore M Speers (35 patents)Arnold GoldfeinArnold Goldfein (6 patents)David HightowerDavid Hightower (4 patents)Daniel ElftmannDaniel Elftmann (4 patents)John L McCollumJohn L McCollum (159 patents)Venkatesh NarayananVenkatesh Narayanan (7 patents)Jonathan W GreeneJonathan W Greene (60 patents)Wenyi FengWenyi Feng (10 patents)Kristofer VorwerkKristofer Vorwerk (1 patent)Val PevznerVal Pevzner (1 patent)Jerome FronJerome Fron (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Actel Corporation, Inc. (29 from 463 patents)

2. Other (1 from 832,912 patents)

3. Microsemi Soc Corporation (1 from 66 patents)


31 patents:

1. 9147025 - Method for efficient FPGA packing

2. 7941685 - Delay locked loop for an FPGA architecture

3. 7886130 - Field programmable gate array and microcontroller system-on-a-chip

4. 7579869 - Repeatable block producing a non-uniform routing architecture in a field programmable gate array having segmented tracks

5. 7545168 - Clock tree network in a field programmable gate array

6. 7516303 - Field programmable gate array and microcontroller system-on-a-chip

7. 7484113 - Delay locked loop for an FPGA architecture

8. 7432733 - Multi-level routing architecture in a field programmable gate array having transmitters and receivers

9. 7394289 - Synchronous first-in/first-out block memory for a field programmable gate array

10. 7385419 - Dedicated input/output first in/first out module for a field programmable gate array

11. 7385420 - Repeatable block producing a non-uniform routing architecture in a field programmable gate array having segmented tracks

12. 7375553 - Clock tree network in a field programmable gate array

13. 7227380 - Synchronous first-in/first-out block memory for a field programmable gate array

14. 7199609 - Dedicated input/output first in/first out module for a field programmable gate array

15. 7171575 - Delay locked loop for and FPGA architecture

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/7/2026
Loading…