Growing community of inventors

Santa Clara, CA, United States of America

Andrew P Edwards

Average Co-Inventor Count = 4.68

ph-index = 1

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 4

Andrew P EdwardsClifford Drowley (21 patents)Andrew P EdwardsSubhash Srinivas Pidaparthi (21 patents)Andrew P EdwardsRay Milano (10 patents)Andrew P EdwardsHao Cui (7 patents)Andrew P EdwardsShahin Sharifzadeh (6 patents)Andrew P EdwardsRobert Routh (3 patents)Andrew P EdwardsAndrew J Walker (2 patents)Andrew P EdwardsWayne Chen (2 patents)Andrew P EdwardsDavid DeMuynck (2 patents)Andrew P EdwardsJoseph Tandingan (1 patent)Andrew P EdwardsFrancis Chai (1 patent)Andrew P EdwardsMark Curtice (1 patent)Andrew P EdwardsSharlene Wilson (1 patent)Andrew P EdwardsKarthik Suresh Arulalan (1 patent)Andrew P EdwardsMichael Craven (1 patent)Andrew P EdwardsKedar Patel (1 patent)Andrew P EdwardsAndrew P Edwards (21 patents)Clifford DrowleyClifford Drowley (24 patents)Subhash Srinivas PidaparthiSubhash Srinivas Pidaparthi (21 patents)Ray MilanoRay Milano (10 patents)Hao CuiHao Cui (10 patents)Shahin SharifzadehShahin Sharifzadeh (6 patents)Robert RouthRobert Routh (3 patents)Andrew J WalkerAndrew J Walker (4 patents)Wayne ChenWayne Chen (2 patents)David DeMuynckDavid DeMuynck (2 patents)Joseph TandinganJoseph Tandingan (1 patent)Francis ChaiFrancis Chai (1 patent)Mark CurticeMark Curtice (1 patent)Sharlene WilsonSharlene Wilson (1 patent)Karthik Suresh ArulalanKarthik Suresh Arulalan (1 patent)Michael CravenMichael Craven (1 patent)Kedar PatelKedar Patel (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Semiconductor Components Industries, LLC (12 from 3,593 patents)

2. Nexgen Power Systems, Inc. (9 from 20 patents)


21 patents:

1. 12484294 - Vertical fin-based field effect transistor (FinFET) with neutralized fin tips

2. 12381159 - Method and system for fabricating fiducials for processing of semiconductor devices

3. 12334352 - Method and system for etch depth control in III-V semiconductor devices

4. 12274086 - Fabrication method for JFET with implant isolation

5. 12272654 - Method and system for fabricating fiducials using selective area growth

6. 12262557 - Methods and systems to improve uniformity in power FET arrays

7. 12224344 - Method and system for control of sidewall orientation in vertical gallium nitride field effect transistors

8. 12155204 - Method and system for fin-based voltage clamp

9. 12136645 - Coupled guard rings for edge termination

10. 12125914 - Method and system for fabrication of a vertical fin-based field effect transistor

11. 12113101 - Method and system of junction termination extension in high voltage semiconductor devices

12. 11996407 - Self-aligned isolation for self-aligned contacts for vertical FETS

13. 11948801 - Method and system for etch depth control in III-V semiconductor devices

14. 11935838 - Method and system for fabricating fiducials using selective area growth

15. 11929440 - Fabrication method for JFET with implant isolation

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/16/2025
Loading…