The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 23, 2019

Filed:

Jun. 21, 2016
Applicant:

Maxim Integrated Products, Inc., San Jose, CA (US);

Inventors:

Peter C. Hsiang, Santa Clara, CA (US);

Raymond O. Chock, San Jose, CA (US);

Mark Hess, San Francisco, CA (US);

Assignee:

Maxim Integrated Products, Inc., San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 21/86 (2012.12); G06F 21/71 (2012.12); G07F 19/00 (2005.12); G06Q 20/20 (2011.12); G07F 9/10 (2005.12); G06F 21/57 (2012.12);
U.S. Cl.
CPC ...
G06F 21/86 (2012.12); G06F 21/572 (2012.12); G06F 21/71 (2012.12); G06Q 20/20 (2012.12); G07F 9/105 (2012.12); G07F 19/207 (2012.12); G06F 2221/2143 (2012.12); Y10S 257/922 (2012.12);
Abstract

A high security microcontroller (such as in a point of sale terminal) includes tamper control circuitry for detecting vulnerability conditions: a write to program memory before the sensitive financial information has been erased, a tamper detect condition, the enabling of a debugger, a power-up condition, an illegal temperature condition, an illegal supply voltage condition, an oscillator fail condition, and a battery removal condition. If the tamper control circuitry detects a vulnerability condition, then the memory where the sensitive financial information could be stored is erased before boot loader operation or debugger operation can be enabled. Upon power-up if a valid image is detected in program memory, then the boot loader is not executed and secure memory is not erased but rather the image is executed. The tamper control circuitry is a hardware state machine that is outside control of user-loaded software and is outside control of the debugger.


Find Patent Forward Citations

Loading…