The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 10, 2018

Filed:

Sep. 19, 2014
Applicant:

Apple Inc., Cupertino, CA (US);

Inventors:

Shyam Sundar, Sunnyvale, CA (US);

Richard F. Russo, San Jose, CA (US);

Ronald P. Hall, Cedar Park, TX (US);

Conrado Blasco, Sunnyvale, CA (US);

Assignee:

Apple Inc., Cupertino, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 12/1045 (2016.01); G06F 12/0875 (2016.01); G06F 9/38 (2006.01); G06F 9/32 (2006.01); G06F 12/1027 (2016.01);
U.S. Cl.
CPC ...
G06F 12/1045 (2013.01); G06F 9/324 (2013.01); G06F 9/382 (2013.01); G06F 9/3804 (2013.01); G06F 12/0875 (2013.01); G06F 12/1027 (2013.01); G06F 2212/452 (2013.01); G06F 2212/684 (2013.01);
Abstract

A system and method for efficiently indicating branch target addresses. A semiconductor chip predecodes instructions of a computer program prior to installing the instructions in an instruction cache. In response to determining a particular instruction is a control flow instruction with a displacement relative to a program counter address (PC), the chip replaces a portion of the PC relative displacement in the particular instruction with a subset of a target address. The subset of the target address is an untranslated physical subset of the full target address. When the recoded particular instruction is fetched and decoded, the remaining portion of the PC relative displacement is added to a virtual portion of the PC used to fetch the particular instruction. The result is concatenated with the portion of the target address embedded in the fetched particular instruction to form a full target address.


Find Patent Forward Citations

Loading…