The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 30, 2018

Filed:

Mar. 19, 2017
Applicants:

Uzi Zangi, Hod-Hasharon, IL;

Neil Feldman, Moeshet, IL;

Inventors:

Uzi Zangi, Hod-Hasharon, IL;

Neil Feldman, Moeshet, IL;

Assignee:

PLSENSE Ltd., Yokneam, IL;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 5/13 (2014.01); G01R 31/3177 (2006.01); H03K 19/003 (2006.01); H03K 19/00 (2006.01); H03K 5/159 (2006.01); G01R 31/3183 (2006.01); G01R 31/3185 (2006.01); H03K 5/156 (2006.01); H03K 5/135 (2006.01);
U.S. Cl.
CPC ...
H03K 19/00323 (2013.01); G01R 31/3177 (2013.01); G01R 31/31858 (2013.01); G01R 31/318328 (2013.01); H03K 5/135 (2013.01); H03K 5/156 (2013.01); H03K 5/159 (2013.01); H03K 19/0008 (2013.01);
Abstract

A method for implementing a programmable critical delay path measurement in-line with the critical path logic cells. Additionally, the delay measurement creates a code to be used with a programmable DLL which indicates the delay of the measured critical path. This code can also be used by an off line First Fail Circuit which can mimic the delay of the critical path and give an indication of the critical path delay. The target of this invention is to create a method to optimize the required operating voltage of an integrated circuit per specific speed requirement, overcoming different process variations, temperatures changes and in die variations.


Find Patent Forward Citations

Loading…