The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 19, 2017

Filed:

Nov. 05, 2014
Applicant:

Stmicroelectronics Asia Pacific Pte Ltd, Singapore, SG;

Inventors:

Chaochao Zhang, Singapore, SG;

Chee Weng Cheong, Singapore, SG;

Dianbo Guo, Singapore, SG;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 13/364 (2006.01); G06F 5/06 (2006.01); G06F 13/42 (2006.01);
U.S. Cl.
CPC ...
G06F 13/364 (2013.01); G06F 5/065 (2013.01); G06F 13/4282 (2013.01); G06F 2205/067 (2013.01);
Abstract

A master-slave circuit is disclosed that maintains synchronization between two integrated circuit chips, using minimal chip resources. In one embodiment, a single, bidirectional communication path is shared by the two chips. Meanwhile, only one I/O port on each chip is used to send and receive signals via the bidirectional communication path. The first chip to detect a signal event is designated the master and controls the bidirectional communication path. The master can communicate the status to the other chip by controlling the logic state of the I/O ports. When the second chip detects that the I/O port is controlled by the first chip, the second chip will logically deduce that it is now the slave. If both chips detect the signal event at substantially the same time, one of the two chips is pre-programmed to assume control of the I/O port as the master.


Find Patent Forward Citations

Loading…