The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 12, 2017

Filed:

Jun. 07, 2016
Applicant:

Globalfoundries Inc., Grand Cayman, KY;

Inventors:

Murat K. Akarvardar, Saratoga Springs, NY (US);

Ajey P. Jacob, Albany, NY (US);

Assignee:

GLOBALFOUNDRIES INC., Grand Cayman, KY;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/10 (2006.01); H01L 29/78 (2006.01); H01L 29/06 (2006.01); H01L 27/02 (2006.01); H01L 21/02 (2006.01); H01L 29/165 (2006.01); H01L 29/66 (2006.01); H01L 21/3065 (2006.01); H01L 21/324 (2006.01); H01L 21/762 (2006.01); H01L 29/08 (2006.01); H01L 29/161 (2006.01);
U.S. Cl.
CPC ...
H01L 29/1083 (2013.01); H01L 21/02236 (2013.01); H01L 21/3065 (2013.01); H01L 21/324 (2013.01); H01L 21/76216 (2013.01); H01L 21/76281 (2013.01); H01L 27/0255 (2013.01); H01L 29/0646 (2013.01); H01L 29/0649 (2013.01); H01L 29/0653 (2013.01); H01L 29/0847 (2013.01); H01L 29/1054 (2013.01); H01L 29/161 (2013.01); H01L 29/165 (2013.01); H01L 29/66636 (2013.01); H01L 29/66795 (2013.01); H01L 29/785 (2013.01); H01L 29/7848 (2013.01);
Abstract

A bulk finFET with partial dielectric isolation is disclosed. The dielectric isolation is disposed underneath the channel, and essentially bounded by the channel, such that it does not extend laterally beyond the channel under the source and drain regions. This allows increased volume of SiGe source and drain stressor regions placed adjacent to the channel, allowing for a more strained channel, which improves carrier mobility. An N+ doped silicon region is disposed below the dielectric isolation and extends laterally beyond the channel and underneath the stressor source and drain regions, forming a reverse-biased p/n junction with the P+ doped source and drain SiGe stressor to minimize leakage currents from under the insulator.


Find Patent Forward Citations

Loading…