The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 21, 2017

Filed:

May. 27, 2010
Applicants:

Jeffery Thomas Nichols, Marietta, GA (US);

Ian Dublin, Nepean, CA;

Peter Bengough, Kanata, CA;

Andre Sabourin, Kanata, CA;

Inventors:

Jeffery Thomas Nichols, Marietta, GA (US);

Ian Dublin, Nepean, CA;

Peter Bengough, Kanata, CA;

Andre Sabourin, Kanata, CA;

Assignee:

Ciena Corporation, Hanover, MD (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H04Q 11/00 (2006.01); H04L 12/933 (2013.01); H04L 12/931 (2013.01);
U.S. Cl.
CPC ...
H04L 49/103 (2013.01); H04L 49/00 (2013.01); H04L 49/45 (2013.01); H04Q 2213/13393 (2013.01);
Abstract

The present disclosure provides a structured, pipelined large time-space switch and method of operation resolving interconnect complexity. The time-space switch results in an interconnect complexity that does not grow as the spatial dimension is increased and results in a reduction of long high fan-out nets, a quicker layout, and improved clock speed. With respect to time-space switch fabric implementation, the present invention improves the maximum clock frequency of the switch fabric, and improves integrated circuit layout time by eliminating long high fan-out nets. Certain high-speed large switch fabrics may not be realizable without this implementation, and it significantly reduces implementation time (and cost). The present invention may include link encoding of switch frames by mapping 8B10B control characters into an 64B65B format (similar to Generic Framing Protocol-Transparent (GFP-T)), wrapping 32 65B encoded words with an 11-bit error correcting code, and scrambling the frame with a frame synchronous scrambler.


Find Patent Forward Citations

Loading…