The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 24, 2017

Filed:

Feb. 11, 2016
Applicant:

Nxp B.v., Eindhoven, NL;

Inventor:
Assignee:

NXP B.V., Eindhoven, NL;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/02 (2006.01); H01L 21/48 (2006.01); H01L 21/56 (2006.01); H01L 29/02 (2006.01); H01L 25/065 (2006.01); H01L 21/768 (2006.01); H01L 23/48 (2006.01); H01L 25/00 (2006.01); H01L 23/00 (2006.01); H01L 21/82 (2006.01); H01L 23/66 (2006.01); H05K 3/32 (2006.01); H05K 1/18 (2006.01); H01L 23/31 (2006.01);
U.S. Cl.
CPC ...
H01L 25/0655 (2013.01); H01L 21/561 (2013.01); H01L 21/76898 (2013.01); H01L 21/82 (2013.01); H01L 23/3107 (2013.01); H01L 23/481 (2013.01); H01L 23/66 (2013.01); H01L 24/11 (2013.01); H01L 24/17 (2013.01); H01L 24/81 (2013.01); H01L 24/94 (2013.01); H01L 25/50 (2013.01); H05K 1/181 (2013.01); H05K 3/32 (2013.01); H01L 2223/6677 (2013.01); H01L 2224/13025 (2013.01); H01L 2224/16225 (2013.01); H01L 2924/14 (2013.01);
Abstract

Aspects of the disclosure are directed to integrated circuit dies and their manufacture. In accordance with one or more embodiments, a plurality of integrated circuit dies are provided in a semiconductor wafer, with each integrated circuit die having: an integrated circuit within the die, a via extending from a first surface to a second surface that opposes the first surface, and first and second electrical contacts at the first surface respectively coupled to the via and to the integrated circuit. Lanes are created in a front side of the wafer between the dies, and a portion of the back side of the wafer is removed to expose the lanes. A further contact and/or via is also exposed at the backside, with the via providing an electrical signal path for coupling electrical signals through the integrated circuit die (e.g., bypassing circuitry therein).


Find Patent Forward Citations

Loading…