The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 17, 2017

Filed:

Feb. 19, 2016
Applicant:

Cisco Technology, Inc., San Jose, CA (US);

Inventors:

Kadaba Lakshmikumar, San Jose, CA (US);

Mark Y. Tse, Basking Ridge, NJ (US);

Bibhu Das, Richardson, TX (US);

Bipin Dama, San Jose, CA (US);

Assignee:

Cisco Technology, Inc., San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/08 (2006.01); H04L 7/033 (2006.01); H03L 7/093 (2006.01); H03L 7/089 (2006.01); H03L 7/091 (2006.01); H03L 7/095 (2006.01); H03L 7/113 (2006.01);
U.S. Cl.
CPC ...
H03L 7/0807 (2013.01); H03L 7/0891 (2013.01); H03L 7/091 (2013.01); H03L 7/093 (2013.01); H03L 7/095 (2013.01); H03L 7/113 (2013.01); H04L 7/0331 (2013.01);
Abstract

Embodiments herein describe a reference-less CDR circuit that receives electrical signals that may have been transmitted along either an electrical or optical interconnect which are then processed to identify the original data. To do so, the CDR circuit includes a frequency locking loop (FLL) and a phase locking loop (PLL) which generate control signals for a voltage controlled oscillator (VCO). In one embodiment, the FLL generates a coarse adjustment signal which the VCO uses to output a recovered clock that substantially matches the frequency of the received electrical signal. The PLL, on the other hand, generates a fine adjustment signal which the VCO uses to make small adjustments (e.g., half cycle phase shifts) to the recovered clock. The recovered clock outputted by the VCO is then fed back and used as an input in both the FLL and the PLL.


Find Patent Forward Citations

Loading…