The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 26, 2017

Filed:

Mar. 18, 2015
Applicant:

Photonics Electronics Technology Research Association, Tokyo, JP;

Inventors:

Takeshi Akagawa, Tokyo, JP;

Kenichiro Yashiki, Tokyo, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G02B 6/12 (2006.01); H05K 1/11 (2006.01); H01L 23/498 (2006.01); G02B 6/122 (2006.01); G02B 6/42 (2006.01); H05K 1/18 (2006.01); H05K 1/02 (2006.01); H05K 3/46 (2006.01);
U.S. Cl.
CPC ...
H05K 1/111 (2013.01); G02B 6/122 (2013.01); G02B 6/4232 (2013.01); H01L 23/49844 (2013.01); H05K 1/0219 (2013.01); H05K 1/0245 (2013.01); H05K 1/181 (2013.01); H01L 2224/16225 (2013.01); H05K 1/0243 (2013.01); H05K 1/0251 (2013.01); H05K 3/4688 (2013.01); H05K 2201/10121 (2013.01); Y02P 70/611 (2015.11);
Abstract

A pad-array arrangement structure on a substrate for mounting an IC chip on the substrate, wherein a structure with which it is possible to maximally avoid an increase in the number of wiring layers on the substrate is obtained by devising the pad arrangement in an IC pad-array region. A embodiment of the present invention provides a pad-array structure on a substrate for mounting an IC chip on the substrate. The present invention is characterized in that: a plurality of ground pads arrayed equidistantly in a first row, and a plurality of signal pads arrayed equidistantly in a second row on the inside of and parallel to the first row, are provided on a first circumferential edge in the pad-array region; each of the signal pads passes between two adjacent ground pads in the first row and is connected to an external circuit on the substrate; and electrical signals are input to and output from the external circuit.


Find Patent Forward Citations

Loading…