The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 26, 2017

Filed:

May. 06, 2015
Applicant:

Honeywell International Inc., Morristown, NJ (US);

Inventor:

Paul S. Fechner, Plymouth, MN (US);

Assignee:

Honeywell International Inc., Morris Plains, NJ (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 27/12 (2006.01); H01L 21/84 (2006.01); H01L 29/06 (2006.01); H01L 49/02 (2006.01); H01L 21/762 (2006.01); H01L 27/07 (2006.01); H01L 29/10 (2006.01); H01L 29/66 (2006.01); H01L 27/088 (2006.01);
U.S. Cl.
CPC ...
H01L 27/1203 (2013.01); H01L 21/76267 (2013.01); H01L 21/76283 (2013.01); H01L 27/0738 (2013.01); H01L 28/20 (2013.01); H01L 29/0649 (2013.01); H01L 29/1041 (2013.01); H01L 29/66166 (2013.01); H01L 27/0883 (2013.01);
Abstract

This disclosure is directed to techniques for fabricating CMOS devices for SRAM cells with resistors formed along transistor well sidewall edges by self-aligned, angled implantation, which may enable more compact SRAM architecture with SEU mitigation, such as for space-based or other radiation-hardened applications. An example method includes implanting a dopant into a doped semiconductor well covered by a barrier, wherein the doped semiconductor well is disposed on a buried insulator and wherein the dopant is of opposite doping type to the doped semiconductor well, thereby forming a resistor on an edge of the doped semiconductor well, wherein the resistor has the opposite doping type. The method further includes forming a second insulator adjacent to the resistor, removing the barrier, and forming a gate layer on the doped semiconductor well, thereby forming a gate adjacent to the doped semiconductor well and the resistor.


Find Patent Forward Citations

Loading…