The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 05, 2017

Filed:

Oct. 04, 2013
Applicant:

Nvidia Corporation, Santa Clara, CA (US);

Inventors:

Jonathan Dunaisky, Fort Collins, CO (US);

Henry Packard Moreton, Woodside, CA (US);

Jeffrey A. Bolz, Austin, TX (US);

Yury Y. Uralsky, Santa Clara, CA (US);

James Leroy Deming, Madison, AL (US);

Rui M. Bastos, Porto Alegre, BR;

Patrick R. Brown, Wake Forest, NC (US);

Amanpreet Grewal, Lancaster, NY (US);

Christian Amsinck, Durham, NC (US);

Poornachandra Rao, Cedar Park, TX (US);

Jerome F. Duluk, Jr., Palo Alto, CA (US);

Andrew J. Tao, San Francisco, CA (US);

Assignee:

NVIDIA CORPORATION, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06T 1/60 (2006.01); G06F 12/08 (2016.01); G06F 12/10 (2016.01); G09G 5/39 (2006.01); G06F 12/0897 (2016.01); G06F 12/1027 (2016.01);
U.S. Cl.
CPC ...
G09G 5/39 (2013.01); G06F 12/0897 (2013.01); G06F 12/1027 (2013.01); G06T 1/60 (2013.01);
Abstract

One embodiment of the present invention includes a memory management unit (MMU) that is configured to manage sparse mappings. The MMU processes requests to translate virtual addresses to physical addresses based on page table entries (PTEs) that indicate a sparse status. If the MMU determines that the PTE does not include a mapping from a virtual address to a physical address, then the MMU responds to the request based on the sparse status. If the sparse status is active, then the MMU determines the physical address based on whether the type of the request is a write operation and, subsequently, generates an acknowledgement of the request. By contrast, if the sparse status is not active, then the MMU generates a page fault. Advantageously, the disclosed embodiments enable the computer system to manage sparse mappings without incurring the performance degradation associated with both page faults and conventional software-based sparse mapping management.


Find Patent Forward Citations

Loading…