The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 22, 2017

Filed:

Apr. 21, 2016
Applicant:

Mie Fujitsu Semiconductor Limited, Kuwana, Mie, JP;

Inventors:

Lawrence T. Clark, Phoenix, AZ (US);

Scott E. Thompson, Gainesville, FL (US);

Richard S. Roy, Dublin, CA (US);

Robert Rogenmoser, Schwerzenbach, CH;

Damodar R. Thummalapally, Cupertino, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/00 (2006.01); G11C 11/412 (2006.01); G11C 7/02 (2006.01); G11C 11/419 (2006.01); H01L 27/11 (2006.01); H01L 29/78 (2006.01); H01L 29/10 (2006.01); G11C 5/06 (2006.01); G11C 5/14 (2006.01); G11C 11/417 (2006.01); G11C 11/418 (2006.01); H01L 29/06 (2006.01); H01L 29/167 (2006.01); H01L 27/02 (2006.01);
U.S. Cl.
CPC ...
G11C 11/412 (2013.01); G11C 5/063 (2013.01); G11C 5/14 (2013.01); G11C 7/02 (2013.01); G11C 11/417 (2013.01); G11C 11/418 (2013.01); G11C 11/419 (2013.01); H01L 27/1104 (2013.01); H01L 29/0649 (2013.01); H01L 29/1083 (2013.01); H01L 29/167 (2013.01); H01L 29/7833 (2013.01); H01L 27/0207 (2013.01);
Abstract

An integrated circuit can include multiple SRAM cells, each including at least two pull-up transistors, at least two pull-down transistors, and at least two pass-gate transistors, each of the transistors having a gate; at least one of the pull-up transistors, the pull-down transistors, or the pass-gate transistors having a screening region a distance below the gate and separated from the gate by a semiconductor layer, the screening region having a concentration of screening region dopants, the concentration of screening region dopants being higher than a concentration of dopants in the semiconductor layer, the screening region providing an enhanced body coefficient for the pull-down transistors and the pass-gate transistors to increase the read static noise margin for the SRAM cell when a bias voltage is applied to the screening region; and a bias voltage network operable to apply one or more bias voltages to the multiple SRAM cells.


Find Patent Forward Citations

Loading…