The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 18, 2017

Filed:

Jan. 19, 2016
Applicant:

Globalfoundries Inc., Grand Cayman, KY;

Inventors:

Wen-Pin Peng, Clifton Park, NY (US);

Min-hwa Chi, San Jose, CA (US);

Assignee:

GLOBALFOUNDRIES Inc., Grand Cayman, unknown;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/66 (2006.01); H01L 21/225 (2006.01); H01L 21/324 (2006.01);
U.S. Cl.
CPC ...
H01L 29/66636 (2013.01); H01L 21/2253 (2013.01); H01L 21/324 (2013.01); H01L 29/66659 (2013.01);
Abstract

In one illustrative embodiment, the present disclosure is directed to a method involving fabricating an NMOS transistor device having a substrate and a gate structure disposed over the substrate, the substrate including a channel region underlying, at least partially, the gate structure, the fabricating including: forming a source and drain cavity in the substrate; with an in situ doped semiconductor material, epitaxially growing a source and drain region within the source and drain cavity; performing an amorphization ion implantation process by implanting an amorphization ion material into the source and drain region; forming a capping material layer above the NMOS transistor device; with the capping material layer in position, performing a stress forming anneal process to thereby form stacking faults in the source and drain region; and removing the capping material layer.


Find Patent Forward Citations

Loading…