The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 30, 2017

Filed:

May. 12, 2014
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Lee Evan Eisen, Round Rock, TX (US);

Hung Qui Le, Austin, TX (US);

Jentje Leenstra, Bondorf, DE;

Jose Eduardo Moreira, Irvington, NY (US);

Bruce Joseph Ronchetti, Austin, TX (US);

Brian William Thompto, Austin, TX (US);

Albert James Van Norstrand, Jr., Round Rock, TX (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 9/38 (2006.01); G06F 9/46 (2006.01); G06F 15/80 (2006.01); G06F 9/30 (2006.01); G06F 9/50 (2006.01); G06F 9/48 (2006.01);
U.S. Cl.
CPC ...
G06F 9/38 (2013.01); G06F 9/3836 (2013.01); G06F 9/3851 (2013.01); G06F 9/3867 (2013.01); G06F 9/3887 (2013.01); G06F 9/30149 (2013.01); G06F 9/3873 (2013.01); G06F 9/4881 (2013.01); G06F 9/505 (2013.01); G06F 9/5066 (2013.01); G06F 9/5083 (2013.01);
Abstract

A processor core having multiple parallel instruction execution slices and coupled to multiple dispatch queues by a dispatch routing network provides flexible and efficient use of internal resources. The dispatch routing network is controlled to dynamically vary the relationship between the slices and instruction streams according to execution requirements for the instruction streams and the availability of resources in the instruction execution slices. The instruction execution slices may be dynamically reconfigured as between single-instruction-multiple-data (SIMD) instruction execution and ordinary instruction execution on a per-instruction basis, permitting the mixture of those instruction types. Instructions having an operand width greater than the width of a single instruction execution slice may be processed by multiple instruction execution slices configured to act in concert for the particular instructions. When an instruction execution slice is busy processing a current instruction for one of the streams, another slice can be selected to proceed with execution.


Find Patent Forward Citations

Loading…