The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 21, 2017

Filed:

Jun. 02, 2014
Applicant:

Baysand Inc., Morgan Hill, CA (US);

Inventors:

Jonathan C Park, San Jose, CA (US);

Yin Hao Liew, Penang, MY;

Kok Seong Lee, Penang, MY;

Salah M Werfelli, Morgan Hill, CA (US);

Assignee:

Baysand Inc., Morgan Hill, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 19/173 (2006.01); H01L 25/00 (2006.01); H01L 23/50 (2006.01); H01L 23/522 (2006.01); H01L 27/02 (2006.01); H01L 23/00 (2006.01);
U.S. Cl.
CPC ...
H03K 19/1736 (2013.01); H01L 23/50 (2013.01); H01L 23/5226 (2013.01); H01L 24/06 (2013.01); H01L 27/0296 (2013.01); H01L 2924/1431 (2013.01);
Abstract

Flexible, space-efficient I/O architectures for integrated circuits simplify circuit design and shorten design times. In one aspect, cells for power supply pads are eliminated, in part by locating ESD circuitry for these pads underneath the pads themselves, leaving only signal I/O buffers. Pads coupled to the signal I/O buffers may be defined as either signal I/O pads or power supply pads in accordance with customization circuitry. Customization circuitry also provides for flexible bank architectures, where signal I/O buffers within a bank share power supply requirements that may be different from another bank. The number of banks and the number of signal I/O buffers belonging to each bank is flexibly defined. In other aspects, ESD circuitry is provided at corners of the IC layout and optionally within selected I/O slots. Decap circuitry is provided at an outer edge of the IC layout and is scalable in order to meet different requirements.


Find Patent Forward Citations

Loading…