The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 13, 2016

Filed:

Feb. 17, 2016
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Nathaniel R. Chadwick, Lowell, MA (US);

Tassbieh Hassan, Burke, VA (US);

Kirk D. Peterson, Jericho, VT (US);

John E. Sheets, II, Zumbrota, MN (US);

Christine E. Whiteside, Charlotte, VT (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03K 19/00 (2006.01); H03K 19/177 (2006.01); H03K 3/037 (2006.01); H03K 19/096 (2006.01); H03K 19/0185 (2006.01); H01L 25/065 (2006.01); H01L 21/48 (2006.01); H01L 23/14 (2006.01); H01L 21/66 (2006.01); H01L 23/522 (2006.01); G06F 17/50 (2006.01);
U.S. Cl.
CPC ...
H03K 19/0016 (2013.01); G06F 17/505 (2013.01); G06F 17/5063 (2013.01); G06F 17/5072 (2013.01); H01L 21/486 (2013.01); H01L 22/32 (2013.01); H01L 23/147 (2013.01); H01L 23/522 (2013.01); H01L 25/0652 (2013.01); H01L 25/0657 (2013.01); H03K 3/037 (2013.01); H03K 19/018585 (2013.01); H03K 19/096 (2013.01); H03K 19/17728 (2013.01);
Abstract

A semiconductor comprising a front end of line portion including a logical processing unit (LPU) and a second LPU. The first LPU configured to perform a first operation and the second LPU configured to perform a second operation following the first operation. A back end of line portion including a plurality of wiring levels, and further including a power gate and a clock gate that are integrated into one or more wiring levels of the plurality of wiring levels. The power gate and clock gate are further electrically connected to the first LPU by an enable wire. The power gate and clock gate are electrically connected to a power grid and a clock net, respectively, by the enable wire, and the enable wire is further electrically connected to a latch of the second LPU. A signal wire is electrically connected to the first LPU and to the latch.


Find Patent Forward Citations

Loading…