The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 06, 2016

Filed:

Mar. 09, 2015
Applicant:

Apple Inc., Cupertino, CA (US);

Inventors:

Harsha Krishnamurthy, San Jose, CA (US);

Muthukumaravelu Velayoudame, Fremont, CA (US);

Assignee:

Apple Inc., Cupertino, CA (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 1/10 (2006.01); G06F 1/14 (2006.01); G06F 17/50 (2006.01); H03K 19/00 (2006.01);
U.S. Cl.
CPC ...
G06F 1/10 (2013.01); G06F 1/14 (2013.01); G06F 17/5022 (2013.01); G06F 17/5031 (2013.01); H03K 19/0016 (2013.01);
Abstract

A process utilized in an integrated circuit design methodology may be used to assess and organize individual bits (e.g., flip-flops) within multi-bit clocked storage devices (e.g., multi-bit flip-flops) for use in the integrated circuit design. The process may include assessing timing slacks of the bits, sorting and/or assigning the bits based on the assessed timing slacks, and remapping the multi-bit clocked storage devices using the sorted and/or assigned bits. One or more timing corrections may be applied to the remapped multi-bit clocked storage devices. The timing corrections may include useful clock skewing or resizing (e.g., upsizing or downsizing) of the remapped multi-bit clocked storage devices.


Find Patent Forward Citations

Loading…