The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 01, 2016
Filed:
Aug. 14, 2015
Young-geun Park, Suwon-si, KR;
Wook-yeol Yi, Hwaseong-si, KR;
Sang-yeol Kang, Suwon-si, KR;
Dong-chan Kim, Anyang-si, KR;
Chang-mu an, Osan-si, KR;
Bong-hyun Kim, Incheon, KR;
Han-jin Lim, Seoul, KR;
Young-Geun Park, Suwon-si, KR;
Wook-Yeol Yi, Hwaseong-si, KR;
Sang-Yeol Kang, Suwon-si, KR;
Dong-Chan Kim, Anyang-si, KR;
Chang-Mu An, Osan-si, KR;
Bong-Hyun Kim, Incheon, KR;
Han-Jin Lim, Seoul, KR;
Samsung Electronic Co., Ltd., , KR;
Abstract
A method of fabricating semiconductor devices may include forming a mold structure on a lower layer, the mold structure including an etch stop layer doped at a first impurity concentration, a lower mold layer doped at a second impurity concentration, and an undoped upper mold layer. The method may include forming a trench exposing the lower layer in the mold structure using dry etching, extending a width of the trench in the etch stop layer using wet etching, and forming a first conductive pattern in the extended width trench, wherein an etch rate of the etch stop layer with respect to the dry etching may be smaller than an etch rate of the lower mold layer with respect to the dry etching, and an etch rate of the etch stop layer with respect to the wet etching may be proportional to the first impurity concentration.