The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 11, 2016

Filed:

Aug. 05, 2013
Applicant:

Nvidia Corporation, Santa Clara, CA (US);

Inventors:

Srinivasan Iyer, Austin, TX (US);

David Conrad Tannenbaum, Austin, TX (US);

Stuart F. Oberman, Sunnyvale, CA (US);

Ming (Michael) Y. Siu, Santa Clara, CA (US);

Assignee:

NVIDIA Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 7/483 (2006.01); G06F 5/01 (2006.01); G06F 7/544 (2006.01);
U.S. Cl.
CPC ...
G06F 5/012 (2013.01); G06F 7/5443 (2013.01); G06F 7/483 (2013.01);
Abstract

A fused floating-point multiply-add element includes a multiplier that generates a product, and a shifter that shifts an addend within a narrow range. Interpreting logic analyzes the magnitude of the addend relative to the product and then causes logic arrays to position the shifted addend within the left, center, or right portions of a composite register depending in the magnitude of the addend relative to the product. The interpreting logic also forces other portions of the composite register to zero. When the addend is zero, the interpreting logic forces all portions of the composite register to zero. Final combining logic then adds the contents of the composite register to the product.


Find Patent Forward Citations

Loading…