The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 26, 2016

Filed:

Jan. 06, 2014
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Daniel Mark Dreps, Georgetown, TX (US);

Frank D. Ferraiolo, Naples, FL (US);

Anand Haridass, Bangalore, IN;

Prasanna Jayaraman, Bangalore, IN;

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 11/30 (2006.01); G06F 11/20 (2006.01); G06F 11/22 (2006.01); G06F 11/34 (2006.01); G06F 11/24 (2006.01);
U.S. Cl.
CPC ...
G06F 11/3041 (2013.01); G06F 11/2002 (2013.01); G06F 11/2007 (2013.01); G06F 11/2033 (2013.01); G06F 11/2038 (2013.01); G06F 11/221 (2013.01); G06F 11/24 (2013.01); G06F 11/3027 (2013.01); G06F 11/34 (2013.01); G06F 11/349 (2013.01); G06F 11/3409 (2013.01); G06F 11/3466 (2013.01); G06F 11/3485 (2013.01);
Abstract

A bus interface selects bit-lanes to allocate as spares by testing the performance margins of individual bit-lanes during initialization or calibration of the bus interface. The performance margins of the individual bit-lanes are evaluated as the operating frequency of the interface is increased until a number of remaining bit-lanes that meet specified performance margins is equal to the required width of the interface. The bit-lanes that do not meet the required performance margins are allocated as spares and the interface can be operated at the highest evaluated operating frequency. When an operating bit-lane fails, one of the spare bit-lanes is allocated as a replacement bit-lane and the interface operating frequency is reduced to a frequency at which the new set of operating bit-lanes meets the performance margins. The operating frequency of the interface can be dynamically increased and decreased during operation and the performance margins evaluated to optimize performance.


Find Patent Forward Citations

Loading…