The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 05, 2016

Filed:

Nov. 14, 2013
Applicant:

Broadcom Corporation, Irvine, CA (US);

Inventors:

Bharath Raghavan, Irvine, CA (US);

Jun Cao, Irvine, CA (US);

Afshin Momtaz, Laguna Hills, CA (US);

Assignee:

Broadcom Corporation, Irvine, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04J 3/04 (2006.01); H03K 5/07 (2006.01); H03M 9/00 (2006.01); H04L 7/02 (2006.01); H03K 5/00 (2006.01); H04L 7/00 (2006.01); H04L 7/027 (2006.01); H04L 7/033 (2006.01);
U.S. Cl.
CPC ...
H03K 5/07 (2013.01); H03M 9/00 (2013.01); H04L 7/02 (2013.01); H03K 2005/00071 (2013.01); H03K 2005/00208 (2013.01); H04L 7/0079 (2013.01); H04L 7/027 (2013.01); H04L 7/033 (2013.01);
Abstract

A programmable frequency receiver includes a slicer for receiving data at a first frequency, a de-multiplexer for de-multiplexing the data at a second frequency, a programmable clock generator for generating a clock at the first frequency, and first and second resonant clock amplifiers for amplifying clock signals at the first and second frequencies. The resonant clock amplifiers include an inductor having a low Q value, allowing them to amplify clock signals over the programmable frequency range of the receiver. The second resonant clock amplifier includes digitally tunable delay elements to delay and center the amplified clock signal of the second frequency in the data window at the interface between the slicer and the de-multiplexer. The delay elements can be capacitors. A calibration circuit adjusts capacitive elements within a master clock generator to generate a master clock at the first frequency.


Find Patent Forward Citations

Loading…