The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 27, 2015

Filed:

Dec. 23, 2012
Applicants:

Gabriel H. Loh, Bellevue, WA (US);

Bradford M. Beckmann, Redmond, WA (US);

Lisa R. Hsu, Kirkland, WA (US);

Michael Ignatowski, Austin, TX (US);

Michael J. Schulte, Austin, TX (US);

Inventors:

Gabriel H. Loh, Bellevue, WA (US);

Bradford M. Beckmann, Redmond, WA (US);

Lisa R. Hsu, Kirkland, WA (US);

Michael Ignatowski, Austin, TX (US);

Michael J. Schulte, Austin, TX (US);

Assignee:

Advanced Micro Devices, Inc., Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 12/08 (2006.01); H01L 25/18 (2006.01); G11C 5/02 (2006.01); G11C 8/12 (2006.01); G11C 29/12 (2006.01); H01L 25/065 (2006.01);
U.S. Cl.
CPC ...
G06F 12/0828 (2013.01); G11C 5/025 (2013.01); G11C 8/12 (2013.01); G11C 29/12 (2013.01); H01L 25/0655 (2013.01); H01L 25/18 (2013.01); H01L 25/0657 (2013.01); H01L 2224/16225 (2013.01); H01L 2225/06541 (2013.01); H01L 2225/06565 (2013.01); H01L 2924/1461 (2013.01); H01L 2924/15311 (2013.01); Y02B 60/1225 (2013.01);
Abstract

A die-stacked memory device implements an integrated coherency manager to offload cache coherency protocol operations for the devices of a processing system. The die-stacked memory device includes a set of one or more stacked memory dies and a set of one or more logic dies. The one or more logic dies implement hardware logic providing a memory interface and the coherency manager. The memory interface operates to perform memory accesses in response to memory access requests from the coherency manager and the one or more external devices. The coherency manager comprises logic to perform coherency operations for shared data stored at the stacked memory dies. Due to the integration of the logic dies and the memory dies, the coherency manager can access shared data stored in the memory dies and perform related coherency operations with higher bandwidth and lower latency and power consumption compared to the external devices.


Find Patent Forward Citations

Loading…