The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 17, 2015

Filed:

May. 30, 2014
Applicant:

Fujitsu Semiconductor Limited, Yokohama, Kanagawa, JP;

Inventors:

Taiji Ema, Inabe, JP;

Mitsuaki Hori, Kuwana, JP;

Kazushi Fujita, Kuwana, JP;

Makoto Yasuda, Kuwana, JP;

Katsuaki Ookoshi, kuwana, JP;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8247 (2006.01); H01L 27/115 (2006.01); H01L 29/10 (2006.01);
U.S. Cl.
CPC ...
H01L 27/11543 (2013.01); H01L 29/1033 (2013.01);
Abstract

An impurity layer is formed in a first region of a semiconductor substrate, a silicon layer is grown on the semiconductor substrate, a tunnel gate insulating film is formed on a first silicon layer of a second region, a first conductor layer is formed on the tunnel gate insulating film, a first silicon oxide film and a silicon nitride film are formed on a second silicon layer, in a reduced pressure state, oxygen and hydrogen are independently introduced into an oxidation furnace to expose the silicon nitride film to active species of the oxygen and active species of the hydrogen to thereby oxidize the silicon nitride film to form a second silicon oxide film, a gate insulating film is formed on the silicon layer of the first region, a second conductor layer is formed on the second silicon oxide film and on the gate insulating film, the second conductor layer and the first conductor layer of the second region are patterned to form a stack gate of a nonvolatile memory transistor, and the second conductor layer above the first region is patterned to form a gate electrode of an MIS-type transistor.


Find Patent Forward Citations

Loading…