The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 17, 2015

Filed:

Dec. 19, 2012
Applicant:

Broadcom Corporation, Irvine, CA (US);

Inventors:

Ali Nazemi, Aliso Viejo, CA (US);

Mahmoud Reza Ahmadi, Huntington Beach, CA (US);

Tamer Ali, Irvine, CA (US);

Bo Zhang, Irvine, CA (US);

Mohammed Abdul-Latif, Irvine, CA (US);

Namik Kocaman, San Clemente, CA (US);

Afshin Momtaz, Laguna Hills, CA (US);

Assignee:

Broadcom Corporation, Irvine, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 9/00 (2006.01); H04L 7/00 (2006.01); H04L 25/02 (2006.01); H04L 25/06 (2006.01);
U.S. Cl.
CPC ...
H04L 7/00 (2013.01); H04L 25/0272 (2013.01); H04L 25/0292 (2013.01); H04L 25/0296 (2013.01); H04L 25/06 (2013.01); H04L 7/002 (2013.01);
Abstract

Techniques are described herein that provide an interface for receiving and deserializing digital bit stream(s). For instance, a receiver for a high-speed deserializer may include digital slicers, a digital phase interpolator, and a digital clock phase generator. The digital slicers may be configured to determine a digital value of a data input. The digital phase interpolator may be configured to generate an interpolated clock signal based on input clock signals that correspond to respective phases of a reference clock. The phase of the interpolated clock tracks the data input to the receiver through a clock recovery loop. The digital clock phase generator may be configured to generate output clock signals to control timing of the respective digital slicers. The receiver may further include a single digital eye monitor configured to monitor a data eye of the data input.


Find Patent Forward Citations

Loading…