The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 17, 2015

Filed:

Aug. 21, 2006
Applicant:

Madhukar B. Vora, Los Gatos, CA (US);

Inventor:

Madhukar B. Vora, Los Gatos, CA (US);

Assignee:

Other;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/02 (2006.01); H01L 25/065 (2006.01); H01L 23/00 (2006.01); H01L 25/18 (2006.01);
U.S. Cl.
CPC ...
H01L 25/0657 (2013.01); H01L 24/81 (2013.01); H01L 25/18 (2013.01); H01L 2224/81136 (2013.01); H01L 2224/81203 (2013.01); H01L 2224/8121 (2013.01); H01L 2224/81815 (2013.01); H01L 2225/06513 (2013.01); H01L 2225/06593 (2013.01); H01L 2924/01013 (2013.01); H01L 2924/01029 (2013.01); H01L 2924/01079 (2013.01); H01L 2924/01082 (2013.01); H01L 2924/30105 (2013.01); H01L 2924/30107 (2013.01); H01L 2924/01006 (2013.01); H01L 2924/01019 (2013.01); H01L 2924/01023 (2013.01); H01L 2924/01033 (2013.01); H01L 2924/0105 (2013.01); H01L 2924/01074 (2013.01); H01L 2924/014 (2013.01); H01L 2924/10253 (2013.01); H01L 2224/10135 (2013.01); H01L 2224/10165 (2013.01); H01L 2224/16237 (2013.01); H01L 2224/8114 (2013.01); H01L 2224/81141 (2013.01); H01L 2224/8014 (2013.01);
Abstract

Self-alignment structures, such as micro-balls and V-grooves, may be formed on chips made by different processes. The self-alignment structures may be aligned to mask layers within an accuracy of one-half the smallest feature size inside a chip. For example, the alignment structures can align an array of pads having a pitch of 0.6 microns, compared to a pitch of 100 microns available with today's Ball Grid Array (BGA) technology. As a result, circuits in the mated chips can communicate via the pads with the same speed or clock frequency as if in a single chip. For example, clock rates between interconnected chips can be increased from 100 MHz to 4 GHz due to low capacitance of the interconnected pads. Because high-density arrays of pads can interconnect chips, chips can be made smaller, thereby reducing cost of chips by order(s) of magnitude.


Find Patent Forward Citations

Loading…