The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 10, 2015

Filed:

Dec. 17, 2008
Applicants:

Takayuki Mizunaga, Osaka, JP;

Hideki Morii, Osaka, JP;

Akihisa Iwamoto, Osaka, JP;

Masahiro Hirokane, Osaka, JP;

Yuuki Ohta, Osaka, JP;

Inventors:

Takayuki Mizunaga, Osaka, JP;

Hideki Morii, Osaka, JP;

Akihisa Iwamoto, Osaka, JP;

Masahiro Hirokane, Osaka, JP;

Yuuki Ohta, Osaka, JP;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G09G 3/36 (2006.01); G11C 19/00 (2006.01); G11C 19/18 (2006.01); G11C 19/28 (2006.01);
U.S. Cl.
CPC ...
G09G 3/3677 (2013.01); G11C 19/184 (2013.01); G11C 19/28 (2013.01); G09G 2310/0286 (2013.01); G09G 2330/025 (2013.01);
Abstract

A display panel drive circuit includes a shift register constructed of unit circuits connected in stages. The unit circuits generate signal line selection signals, respectively, which signal line selection signals are made active for a respective certain period of time to form a respective pulse, and the pulses are outputted successively from respective unit circuits in order of ordinal number starting from a first stage until an end stage. In at least one embodiment, each of the unit circuits receive (i) clock signals generated based on a sync signal received from outside of the display panel drive circuit, (ii) a start pulse signal generated based on the sync signal, or a signal line selection signal generated in a stage different from its own stage, and (iii) a clear signal. The clear signal is made active in a case where anomalousness is included in the sync signal, and no pulse is outputted from the shift register until a subsequent vertical scanning period starts. This configuration achieves a display panel drive circuit which prevents display disorder or holds down increase in load given to a power source, each of which occurs in a case where anomalousness is included in the sync signal.


Find Patent Forward Citations

Loading…