The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 23, 2014

Filed:

Jul. 09, 2013
Applicant:

Samsung Electronics Co., Ltd., Suwon-si, KR;

Inventors:

Hak-Soo Yu, Seongnam-si, KR;

Sang-Bo Lee, Yongsin-si, KR;

Hong-Sun Hwang, Suwon-si, KR;

Dong-Hyun Sohn, Seoul, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 7/00 (2006.01); G11C 5/02 (2006.01); G11C 5/06 (2006.01); G11C 8/14 (2006.01); G11C 8/18 (2006.01); G11C 13/00 (2006.01); G11C 29/02 (2006.01); G11C 29/50 (2006.01); G11C 7/22 (2006.01);
U.S. Cl.
CPC ...
G11C 5/02 (2013.01); G11C 5/063 (2013.01); G11C 8/14 (2013.01); G11C 8/18 (2013.01); G11C 13/0004 (2013.01); G11C 13/0007 (2013.01); G11C 13/0023 (2013.01); G11C 13/0061 (2013.01); G11C 29/02 (2013.01); G11C 29/025 (2013.01); G11C 29/028 (2013.01); G11C 29/50012 (2013.01); G11C 7/222 (2013.01); G11C 2213/71 (2013.01);
Abstract

A semiconductor memory device having a 3D stacked structure includes: a first semiconductor area with a stacked structure of a first layer having first data and a second layer having second data; a first line for delivering an access signal for accessing the first semiconductor area; and a second line for outputting the first and/or second data from the first semiconductor area, wherein access timings of accessing the first and second layers are controlled so that a first time delay from the delivery of the access signal to the first layer to the output of the first data is substantially identical to a second time delay from the delivery of the access signal to the second layer to the output of the second data, thereby compensating for skew according to an inter-layer timing delay and thus performing a normal operation. Accordingly, the advantage of high-integration according to a stacked structure can be maximized by satisfying data input/output within a predetermined standard.


Find Patent Forward Citations

Loading…