The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 04, 2014

Filed:

Sep. 04, 2009
Applicants:

Thierry Pinguet, Cardiff-by-the-Sea, CA (US);

Steffen Gloeckner, San Diego, CA (US);

Peter DE Dobbelaere, San Diego, CA (US);

Sherif Abdalla, Carlsbad, CA (US);

Daniel Kucharski, Carlsbad, CA (US);

Gianlorenzo Masini, Carlsbad, CA (US);

Kosei Yokoyama, San Diego, CA (US);

John Guckenberger, San Diego, CA (US);

Attila Mekis, Carlsbad, CA (US);

Inventors:

Thierry Pinguet, Cardiff-by-the-Sea, CA (US);

Steffen Gloeckner, San Diego, CA (US);

Peter De Dobbelaere, San Diego, CA (US);

Sherif Abdalla, Carlsbad, CA (US);

Daniel Kucharski, Carlsbad, CA (US);

Gianlorenzo Masini, Carlsbad, CA (US);

Kosei Yokoyama, San Diego, CA (US);

John Guckenberger, San Diego, CA (US);

Attila Mekis, Carlsbad, CA (US);

Assignee:

Luxtera, Inc., Carlsbad, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 27/12 (2006.01); H01L 21/782 (2006.01); H01L 21/84 (2006.01);
U.S. Cl.
CPC ...
H01L 27/1203 (2013.01); H01L 21/84 (2013.01);
Abstract

Methods and systems for monolithic integration of photonics and electronics in CMOS processes are disclosed and may include fabricating photonic and electronic devices on a single CMOS wafer with different silicon layer thicknesses. The devices may be fabricated on a semiconductor-on-insulator (SOI) wafer utilizing a bulk CMOS process and/or on a SOI wafer utilizing a SOI CMOS process. The different thicknesses may be fabricated utilizing a double SOI process and/or a selective area growth process. Cladding layers may be fabricated utilizing one or more oxygen implants and/or utilizing CMOS trench oxide on the CMOS wafer. Silicon may be deposited on the CMOS trench oxide utilizing epitaxial lateral overgrowth. Cladding layers may be fabricated utilizing selective backside etching. Reflective surfaces may be fabricated by depositing metal on the selectively etched regions. Silicon dioxide or silicon germanium integrated in the CMOS wafer may be utilized as an etch stop layer.


Find Patent Forward Citations

Loading…