The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 01, 2014
Filed:
Sep. 30, 2010
Nathan C. Buck, Underhill, VT (US);
Brian M. Dreibelbis, Underhill, VT (US);
John P. Dubuque, Jericho, VT (US);
Eric A. Foreman, Fairfax, VT (US);
Peter A. Habitz, Hinesburg, VT (US);
Jeffrey G. Hemmett, Bolton Valley, VT (US);
Natesan Venkateswaran, Hopewell Junction, NY (US);
Chandramouli Visweswariah, Yorktown Heights, NY (US);
Xiaoyue X. Wang, Ontario, CA;
Nathan C. Buck, Underhill, VT (US);
Brian M. Dreibelbis, Underhill, VT (US);
John P. Dubuque, Jericho, VT (US);
Eric A. Foreman, Fairfax, VT (US);
Peter A. Habitz, Hinesburg, VT (US);
Jeffrey G. Hemmett, Bolton Valley, VT (US);
Natesan Venkateswaran, Hopewell Junction, NY (US);
Chandramouli Visweswariah, Yorktown Heights, NY (US);
Xiaoyue X. Wang, Ontario, CA;
International Business Machines Corporation, Armonk, NY (US);
Abstract
A computer-implemented method that simulates NPskew effects on a combination NFET (Negative Field Effect Transistor)/PFET (Positive Field Effect Transistor) semiconductor device using slew perturbations includes performing a timing test by a computing device, by: (1) evaluating perturb slews in Strong N/Weak P directions on the combination semiconductor device for a timing test result; (2) evaluation perturb slews in Weak N/Strong P directions on the combination semiconductor device for a timing test result; and (3) evaluating unperturbed slews in a balanced condition on the combination semiconductor device for a timing test result. After each test is performed, a determination is made as to which evaluation of the perturbed and unperturbed slews produces a most conservative timing test result for the combination semiconductor device. An NPskew effect adjusted timing test result is finally output based on determining the most conservative timing test result.