The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 12, 2013

Filed:

May. 31, 2011
Applicants:

Sakthivel Komarasamy Pullagoundapatti, Bangalore, IN;

Srinivasa Rao Kothamasu, Prakasam District, IN;

Venkat Rao Vallapaneni, Bengaluru, IN;

Claus Pribbernow, Munich, DE;

Shrinivas Sureban, Bangalore, IN;

Inventors:

Sakthivel Komarasamy Pullagoundapatti, Bangalore, IN;

Srinivasa Rao Kothamasu, Prakasam District, IN;

Venkat Rao Vallapaneni, Bengaluru, IN;

Claus Pribbernow, Munich, DE;

Shrinivas Sureban, Bangalore, IN;

Assignee:

LSI Corporation, San Jose, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 13/00 (2006.01); G06F 13/364 (2006.01);
U.S. Cl.
CPC ...
G06F 13/364 (2013.01);
Abstract

A system and method for optimizing slave transaction ID width based on sparse connection between multiple masters and multiple slaves in a multilayer multilevel interconnect system-on-chip (SOC) architecture are disclosed. In one embodiment, slave transaction ID widths are computed for a first processing subsystem and a second processing subsystem including multiple masters and multiple slaves. Further, a slave transaction ID for each master to any slave in the first processing subsystem and in the second processing subsystem is generated based on the computed slave transaction ID width. Furthermore, sparse connection information between the multiple masters and multiple slaves is determined via a first bus matrix in the first processing subsystem. A first optimized slave transaction ID for each master to any slave in the first processing subsystem is then generated by removing don't care bits in each generated slave transaction ID based on the sparse connection information.


Find Patent Forward Citations

Loading…