The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 05, 2013

Filed:

Nov. 08, 2005
Applicants:

Rob Verhaar, Eindhoven, NL;

Guido J. M. Dormans, Bemmel, NL;

Maurits Storms, Best, NL;

Roger Cuppens, Zonhoven, BE;

Frans J. List, Eindhoven, NL;

Robert H. Beurze, Molenhoek, NL;

Inventors:

Rob Verhaar, Eindhoven, NL;

Guido J. M. Dormans, Bemmel, NL;

Maurits Storms, Best, NL;

Roger Cuppens, Zonhoven, BE;

Frans J. List, Eindhoven, NL;

Robert H. Beurze, Molenhoek, NL;

Assignee:

NXP, B.V., Eindhoven, NL;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 17/00 (2006.01); G11C 16/04 (2006.01); G11C 11/34 (2006.01);
U.S. Cl.
CPC ...
Abstract

Method for conversion of a Flash memory cell on a first semiconductor device to a ROM memory cell in a second semiconductor device, the first and second semiconductor device each being arranged on a semiconductor substrate and each comprising an identical device portion and an identical wiring scheme for wiring the device portion to the Flash memory cell and to the ROM memory cell, respectively; the Flash memory cell being made in non-volatile memory technology and comprising an access transistor and a floating transistor, the floating transistor comprising a floating gate and a control gate; the ROM memory cell being made in a baseline technology and comprising a single gate transistor, which method includes manipulating a layout of at least one baseline mask as used in the baseline technology; the manipulation including: incorporating into the layout of the at least one baseline mask a layout of the Flash memory cell, and converting the layout of the Flash memory cell to a layout of one ROM memory cell by eliminating, from the at least one baseline mask, a layout for the floating transistor from the layout of the Flash memory cell and designating the layout of the access transistor of the Flash memory cell as a layout of the single gate transistor of the ROM memory cell.


Find Patent Forward Citations

Loading…