The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 05, 2013

Filed:

Mar. 22, 2012
Applicants:

Kerry Bernstein, Underhill, VT (US);

Kenneth J. Goodnow, Essex Junction, VT (US);

Clarence R. Ogilvie, Huntington, VT (US);

John Sargis, Jr., Essex, VT (US);

Sebastian T. Ventrone, South Burlington, VT (US);

Charles S. Woodruff, Charlotte, VT (US);

Inventors:

Kerry Bernstein, Underhill, VT (US);

Kenneth J. Goodnow, Essex Junction, VT (US);

Clarence R. Ogilvie, Huntington, VT (US);

John Sargis, Jr., Essex, VT (US);

Sebastian T. Ventrone, South Burlington, VT (US);

Charles S. Woodruff, Charlotte, VT (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03K 19/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

Localized logic regions of a circuit include a local comparator electrically connected to a local resistive voltage circuit, to a local resistive ground circuit, and to a local register structure. The local comparator supplies a clock pulse to the local register structures when the local reference voltage is below a local voltage threshold. Activity in the local combinatorial logic structure causes the local reference voltage to drop below the local reference voltage independently of changes in the global reference voltage causing the comparator to output the clock pulse (with sufficient delay to allow the logic results to be stored in the registers only after setup times have been met in the local logic devices). This eliminates the need for a clock distribution tree, thereby saving power when there is no activity in the local combinatorial logic structure.


Find Patent Forward Citations

Loading…