The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 23, 2013
Filed:
Aug. 09, 2012
Daniel M. Dreps, Georgetown, TX (US);
Kevin C. Gower, LeGrangeville, NY (US);
Michael K. Kerr, Johnson City, NY (US);
Kyu-hyoun Kim, Mount Kisco, NY (US);
David W. Mann, Newark Valley, NY (US);
James A. Mossman, Raleigh, NC (US);
Michael A. Sorna, Hopewell Junction, NY (US);
Robert B. Tremaine, Stormville, NY (US);
William M. Zevin, Raleigh, NC (US);
Daniel M. Dreps, Georgetown, TX (US);
Kevin C. Gower, LeGrangeville, NY (US);
Michael K. Kerr, Johnson City, NY (US);
Kyu-hyoun Kim, Mount Kisco, NY (US);
David W. Mann, Newark Valley, NY (US);
James A. Mossman, Raleigh, NC (US);
Michael A. Sorna, Hopewell Junction, NY (US);
Robert B. Tremaine, Stormville, NY (US);
William M. Zevin, Raleigh, NC (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A method and apparatus for determining correct timing for receiving, in a host in a memory system, of a normal toggle transmitted by an addressed memory chip on a bidirectional data strobe. An offset in the data strobe is established, either by commanding the addressed memory chip, in a training period, to drive the data strobe to a known state, except during transmission of a normal toggle, or by providing a voltage offset between a true and a complement phase in the data strobe, or by providing a circuit bias in a differential receiver on the host the receives the data strobe. A series of read commands are transmitted by the host to the addressed memory chip, which responds by transmitting the normal toggle. Timing of reception of the normal toggle as received by the host chip is adjusted until the normal toggle is correctly received.