The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 28, 2013

Filed:

Jun. 08, 2010
Applicants:

Oscar E. Agazzi, Irvine, CA (US);

John L. Creigh, Rancho Santa Margarita, CA (US);

Mehdi Hatamian, Mission Viejo, CA (US);

David E. Kruse, Utrecht, NL;

Arthur Abnous, Irvine, CA (US);

Henry Samueli, San Juan Capistrano, CA (US);

Inventors:

Oscar E. Agazzi, Irvine, CA (US);

John L. Creigh, Rancho Santa Margarita, CA (US);

Mehdi Hatamian, Mission Viejo, CA (US);

David E. Kruse, Utrecht, NL;

Arthur Abnous, Irvine, CA (US);

Henry Samueli, San Juan Capistrano, CA (US);

Assignee:

Broadcom Corporation, Irvine, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03H 7/30 (2006.01); H03H 7/40 (2006.01); H03K 5/159 (2006.01);
U.S. Cl.
CPC ...
Abstract

Various systems and methods providing high speed decoding, enhanced power reduction and clock domain partitioning for a multi-pair gigabit Ethernet transceiver are disclosed. ISI compensation is partitioned into two stages; a first stage compensates ISI components induced by characteristics of a transmitter's partial response pulse shaping filter in a demodulator, a second stage compensates ISI components induced by characteristics of a multi-pair transmission channel in a Viterbi decoder. High speed decoding is accomplished by reducing the DFE depth by providing an input signal from a multiple decision feedback equalizer to the Viterbi based on a tail value and a subset of coefficient values received from a unit depth decision-feedback equalizer. Power reduction is accomplished by adaptively truncating active taps in the NEXT, FEXT and echo cancellation filters, or by disabling decoder circuitry portions, as channel response characteristics allow. A receive clock signal is generated such that it is synchronous in frequency with analog sampling clock signals and has a particular phase offset with respect to one of the sampling clock signals. This phase offset is adjusted such that system performance degradation due to coupling of switching noise from the digital sections to the analog sections is substantially minimized.


Find Patent Forward Citations

Loading…