The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 26, 2013

Filed:

Jun. 12, 2009
Applicants:

Brendan Mullane, County Limerick, IL;

Thomas Fleischmann, Laufen, DE;

Vincent O'brien, County Galway, IL;

Inventors:

Brendan Mullane, County Limerick, IL;

Thomas Fleischmann, Laufen, DE;

Vincent O'Brien, County Galway, IL;

Assignee:

University of Limerick, Limerick, IE;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 19/00 (2011.01);
U.S. Cl.
CPC ...
Abstract

A test system () comprises a system-on-chip with a memory () for storing sample data; and a dynamic test engine () to control input of dynamic test waveforms including sinusoidal waveforms to an ADC under test () and to determine device under test dynamic parameters by analysing the samples. A linear test engine () determines device under test () static parameters, and controls input of ramp input waveforms to the ADC. A test controller () performs finite sate machine control of testing including applying test waveforms, dumping samples to the memory (), and retrieving static and dynamic results. A DAC () generates controlled waveform generation under instructions from the test engines, and an interface () communicates with an external host. The components are linked with a bus () and are modular. The test system () is adapted to re-use the memory () for both test sample acquisition, and operation of the device under test () is adapted to enable re-use circuits in order to minimize logic overheads and maximize use other than ADC test and measurement. The linear and dynamic test engines () perform parallel linear and dynamic testing in which dynamic testing sample acquisition and processing takes place during application of a ramped input for linear testing.


Find Patent Forward Citations

Loading…