The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Feb. 12, 2013
Filed:
Dec. 29, 2008
Michael a Stockinger, Austin, TX (US);
Anthony G Dunne, Carrigaline, IE;
Alex P Gerdemann, Austin, TX (US);
James W Miller, Austin, TX (US);
Daniel J O'hare, Turners Cross, IE;
Paul J Sheridan, Mary Burrough Woods, IE;
Jeannie Han Millaway, Panama City Beach, FL (US);
Michael A Stockinger, Austin, TX (US);
Anthony G Dunne, Carrigaline, IE;
Alex P Gerdemann, Austin, TX (US);
James W Miller, Austin, TX (US);
Daniel J O'Hare, Turners Cross, IE;
Paul J Sheridan, Mary Burrough Woods, IE;
Jeannie Han Millaway, Panama City Beach, FL (US);
Freescale Semiconductor, Inc., Austin, TX (US);
Abstract
Embodiments of the present disclosure provide an integrated circuit (IC) or semiconductor device. This semiconductor device includes a number of I/O pads or bumps on an outer surface of the semiconductor device, a number of electrostatic discharge (ESD) protection cells and functional modules. Individual ESD protection cells couple to and are downstream of individual I/O pads. Functional modules coupled to and are downstream of individual ESD protection cells. The ESD protection cells protect circuitry within the functional module from electrostatic discharge events. A rail clamp may provide an ESD discharge path between a first power supply bus and a second power supply bus. The ESD protection cells may be collected in groups to form clusters (with linear or irregular placement patterns). These clusters may be distributed autarchically across the semiconductor device overlapping one or more functional modules or within spaces or gaps between the functional modules.