The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Dec. 04, 2012
Filed:
Jan. 04, 2007
Tom Waayers, Sint Michielsgestel, NL;
Johan C. Meirlevede, Doorwerth, NL;
David P. Price, Totton, GB;
Norbert Schomann, Rellingen, DE;
Ruediger Solbach, Hamburg, DE;
Hervé Fleury, Caen, FR;
Jozef R. Poels, Beuningen, NL;
Tom Waayers, Sint Michielsgestel, NL;
Johan C. Meirlevede, Doorwerth, NL;
David P. Price, Totton, GB;
Norbert Schomann, Rellingen, DE;
Ruediger Solbach, Hamburg, DE;
Hervé Fleury, Caen, FR;
Jozef R. Poels, Beuningen, NL;
NXP B.V., Eindhoven, NL;
Abstract
A method is provided for testing an integrated circuit comprising multiple cores, with at least two cores having different associated first and second clock signals of different frequencies. A test signal is provided using a clocked scan chain clocked at a test frequency (TCK). A transition is provided in a clock circuit reset signal (clockdiv_rst) which triggers the operation of a clock divider circuit () which derives the first and second clock signals (clk_xx, clk_yy, clk_zz) from an internal clock () of the integrated circuit. The first and second clock signals thus start at substantially the same time, and these are used during a test mode to perform a test of the integrated circuit. After test, the test result is output using the clocked scan chain clocked at the test frequency (TCK). Clocking hardware is also provided, and these provide at-speed testing which enables on the fly switching between a relatively slow tester driven clock for the shift modes and faster clocks generated by on-chip PLLs and divider circuits for the test mode.