The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 06, 2012
Filed:
Jun. 24, 2011
Joseph Huang, San Jose, CA (US);
Chiakang Sung, Milpitas, CA (US);
Philip Pan, Fremont, CA (US);
Yan Chong, San Jose, CA (US);
Andy L. Lee, San Jose, CA (US);
Brian D. Johnson, Issaquah, WA (US);
Joseph Huang, San Jose, CA (US);
Chiakang Sung, Milpitas, CA (US);
Philip Pan, Fremont, CA (US);
Yan Chong, San Jose, CA (US);
Andy L. Lee, San Jose, CA (US);
Brian D. Johnson, Issaquah, WA (US);
Altera Corporation, San Jose, CA (US);
Abstract
A programmable memory interface circuit includes a programmable DLL delay chain, a phase offset control circuit and a programmable DQS delay chain. The DLL delay chain uses a set of serially connected delay cells, a programmable switch, a phase detector and a digital counter to generate a coarse phase shift control setting. The coarse phase shift control setting is then used to pre-compute a static residual phase shift control setting or generate a dynamic residual phase shift control setting, one of which is chosen by the phase offset control circuit to be added to or subtracted from the coarse phase shift control setting to generate a fine phase shift control setting. The coarse and fine phase shift control settings work in concert to generate a phase-delayed DQS signal that is center-aligned to its associated DQ signals.