The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 12, 2012

Filed:

Jan. 05, 2010
Applicants:

Jeffrey P. Soreff, Poughkeepsie, NY (US);

Barry Lee Dorfman, Austin, TX (US);

Jeffrey G. Hemmett, St. George, VT (US);

Ravichander Ledalla, Fishkill, NY (US);

Vasant Rao, Fishkill, NY (US);

Fred Lei Yang, Fremont, CA (US);

Inventors:

Jeffrey P. Soreff, Poughkeepsie, NY (US);

Barry Lee Dorfman, Austin, TX (US);

Jeffrey G. Hemmett, St. George, VT (US);

Ravichander Ledalla, Fishkill, NY (US);

Vasant Rao, Fishkill, NY (US);

Fred Lei Yang, Fremont, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 17/50 (2006.01); G06F 9/455 (2006.01);
U.S. Cl.
CPC ...
Abstract

A method and a system for selecting timing points in an electrical interconnect network to be used in electrical simulations for a static timing analysis for improved accuracy. The present method includes discovering choke points in an electrical model of the interconnect for which all the paths from drivers to receivers must pass through on certain types of nets. The method then uses the choke point electrical nodes, where they exist, as an output timing point of the logic gate driving the net. The method solves the problem of inaccuracies due to resistances between different driver pins on the same interconnect net, though it can also be applied to solving analogous inaccuracies due to resistances between different receiver pins associated with the same receiver timing point. It further also applies to interconnect with other two-port parasitic elements, to cases where only a subset of receiver pins on the net require accurate timing, and to cases where a set of electrical nodes, rather than a single node, partition all paths from drivers to receivers on a net.


Find Patent Forward Citations

Loading…