The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jun. 05, 2012
Filed:
Jan. 27, 2010
Prashant Jain, San Jose, CA (US);
Yoganand Chillarige, Sunnyvale, CA (US);
Sandip Das, Belmont, CA (US);
Shukur Moulali Pathan, San Jose, CA (US);
Srinivasan R. Iyengar, Fremont, CA (US);
Sanjay Patel, San Ramon, CA (US);
Prashant Jain, San Jose, CA (US);
Yoganand Chillarige, Sunnyvale, CA (US);
Sandip Das, Belmont, CA (US);
Shukur Moulali Pathan, San Jose, CA (US);
Srinivasan R. Iyengar, Fremont, CA (US);
Sanjay Patel, San Ramon, CA (US);
Oracle America, Inc., Redwood City, CA (US);
Abstract
A processor may include several processor cores, each including a respective higher-level cache; a lower-level cache including several tag units each including several controllers, where each controller corresponds to a respective cache bank configured to store data, and where the controllers are concurrently operable to access their respective cache banks; and an interconnect network configured to convey data between the cores and the lower-level cache. The controllers may share access to an interconnect egress port coupled to the interconnect network, and may generate multiple concurrent requests to convey data via the shared port, where each of the requests is destined for a corresponding core, and where a datapath width of the port is less than a combined width of the multiple requests. The given tag unit may arbitrate among the controllers for access to the shared port, such that the requests are transmitted to corresponding cores serially rather than concurrently.