The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 05, 2012

Filed:

Jul. 19, 2010
Applicants:

Koji Takinami, Yokohama, JP;

Richard Strandberg, Fremont, CA (US);

Paul Cheng-po Liang, TaiChung, TW;

Inventors:

Koji Takinami, Yokohama, JP;

Richard Strandberg, Fremont, CA (US);

Paul Cheng-Po Liang, TaiChung, TW;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03B 7/12 (2006.01);
U.S. Cl.
CPC ...
Abstract

The present invention is a method and system for compensation of frequency pulling in an all digital phase lock loop. The all digital phase lock loop can utilize a multi-phase oscillator including latches with substantially all of the latches paired with a corresponding dummy cell. The dummy cells can have impedance characteristics, such as variable capacitance values which correspond to the variable capacitance value of the latches such that the sum of the two variable capacitance values remains substantially constant, even when the polarity of the reference clock signal changes. The dummy cells can be, for example, variable capacitors or dummy latches. The phase lock loop can also include a multiplying unit. The multiplying unit can receive a reference clock signal and generate a frequency multiplied reference clock signal.


Find Patent Forward Citations

Loading…