The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 29, 2012

Filed:

Nov. 18, 2010
Applicants:

Chi Tak (Gerry) Leung, Hong Kong, HK;

Chik Wai (David) NG, Hong Kong, HK;

Hing Kit Kwan, Hong Kong, HK;

Wai Kit (Victor) SO, Hong Kong, HK;

Po Wah (Patrick) Chang, Kowloon, HK;

Wing Cheong Mak, Hong Kong, HK;

Kwok Kuen (David) Kwong, Davis, CA (US);

Inventors:

Chi Tak (Gerry) Leung, Hong Kong, HK;

Chik Wai (David) Ng, Hong Kong, HK;

Hing Kit Kwan, Hong Kong, HK;

Wai Kit (Victor) So, Hong Kong, HK;

Po Wah (Patrick) Chang, Kowloon, HK;

Wing Cheong Mak, Hong Kong, HK;

Kwok Kuen (David) Kwong, Davis, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03B 29/00 (2006.01); H03K 3/26 (2006.01);
U.S. Cl.
CPC ...
Abstract

A frequency dithering circuit reduces emissions that cause Electro-Magnetic Interference (EMI) by spreading the spectrum of a clock. The clock sequences a counter that drives a digital count value to a digital-to-analog converter (DAC). The DAC outputs a sawtooth wave with a wide voltage swing. A subtractor scales down the voltage swing to produce a reduced-swing sawtooth wave which is used as an upper limit voltage. Comparators trigger a set-reset latch to toggle the clock when current pumps charge and discharge a capacitor beyond voltage limits. Since the upper limit voltage is the reduced sawtooth wave from the subtractor, the amount of time to charge the capacitor varies, dithering the period of the clock. The degree of dithering can be adjusted by programming the feedback resistance in the subtractor. The subtractor reduces the sensitivity of dithering to errors in the DAC, allowing for an inexpensive, less precise DAC.


Find Patent Forward Citations

Loading…