The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 22, 2012

Filed:

Nov. 06, 2008
Applicants:

John W. Kesterson, San Jose, CA (US);

Carrie Seim, Campbell, CA (US);

Selcuk Sen, Mountain View, CA (US);

Xuecheng Jin, Palo Alto, CA (US);

Inventors:

John W. Kesterson, San Jose, CA (US);

Carrie Seim, Campbell, CA (US);

Selcuk Sen, Mountain View, CA (US);

Xuecheng Jin, Palo Alto, CA (US);

Assignee:

iWatt, Inc., Campbell, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03D 3/24 (2006.01); H03L 7/00 (2006.01); H03L 7/06 (2006.01);
U.S. Cl.
CPC ...
Abstract

A digital phase lock loop circuit provides an output with reduced jitter. The digital phase lock loop circuit includes a phase frequency detector that determines a phase difference between a feedback signal and a reference frequency signal to generate an error signal indicative of the phase difference. A numerically controlled oscillator generates a first oscillator output signal with a frequency proportional to the error signal and a second oscillator output signal indicative of jitter of the first oscillator output signal in reference to the reference frequency signal. A phase accuracy extender determines a delay amount from the second oscillator output signal and delays the first oscillator output signal by the delay amount to generate a phase-enhanced output signal with edges aligned with one of a plurality of reference clock signals.


Find Patent Forward Citations

Loading…