The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 03, 2012

Filed:

Jan. 21, 2010
Applicants:

Chul-woo Kim, Seoul, KR;

Woo-seok Kim, Suwon-si, KR;

Min-young Song, Seoul, KR;

Jae-jin Park, Seongnam-si, KR;

Ji-hyun Kim, Gwacheon-si, KR;

Young-ho Kwak, Seoul, KR;

Inventors:

Chul-woo Kim, Seoul, KR;

Woo-seok Kim, Suwon-si, KR;

Min-young Song, Seoul, KR;

Jae-jin Park, Seongnam-si, KR;

Ji-hyun Kim, Gwacheon-si, KR;

Young-ho Kwak, Seoul, KR;

Assignees:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/06 (2006.01);
U.S. Cl.
CPC ...
Abstract

A clock generator includes a controller, a digital phase locked loop (PLL) circuit, a charge pump phase locked loop (PLL) circuit and a divider. The controller generates a division factor and a first internal clock signal in response to a low-frequency reference clock signal and a multiplication factor. The digital PLL circuit generates a second internal clock signal in response to the reference clock signal, the division factor and the first internal clock signal. The charge pump PLL circuit generates a plurality of third internal clock signals by using the second internal clock signal. The divider generates a high-frequency clock signal in response to a phase selection signal, the division factor and the third internal clock signals.


Find Patent Forward Citations

Loading…