The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 20, 2012

Filed:

Dec. 03, 2007
Applicants:

Yossi Tsfati, Le Zion, IL;

Nir Tal, Haifa, IL;

Avi Baum, Givat-Shmuel, IL;

Itay Sherman, Ra'anana, IL;

Inventors:

Yossi Tsfati, Le Zion, IL;

Nir Tal, Haifa, IL;

Avi Baum, Givat-Shmuel, IL;

Itay Sherman, Ra'anana, IL;

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H04B 1/04 (2006.01); H04K 3/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

A novel and useful self-calibration based production line testing mechanism utilizing built-in closed loop measurements in the radio to calibrate the output power of an external power amplifier coupled to a SoC radio. The mechanism is applicable during production line testing and calibration which is performed on each SoC and associated external power amplifier after assembly at the target PCB of the final product. The mechanism calibrates the TX output power in three phases based on loopback EVM measurements. In a first phase, the PPA in the radio (SoC) is calibrated and gain versus output power is stored in a gain table in on-chip NVS. In a second phase, the maximum PPA TX power is determined using closed loop EVM measurements. The external PA is calibrated in a third phase and the maximum PA power is determined. During this third phase, the maximum power of the device is calculated, compared to the requirements of the particular standard and a pass/fail determination is thereby made.


Find Patent Forward Citations

Loading…