The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 13, 2011

Filed:

Nov. 04, 2009
Applicants:

Tomohiro Kawakubo, Kawasaki, JP;

Syusaku Yamaguchi, Kawasaki, JP;

Hitoshi Ikeda, Kawasaki, JP;

Toshiya Uchida, Kawasaki, JP;

Hiroyuki Kobayashi, Kawasaki, JP;

Tatsuya Kanda, Kawasaki, JP;

Yoshinobu Yamamoto, Kawasaki, JP;

Satoru Shirakawa, Kawasaki, JP;

Tetsuo Miyamoto, Kawasaki, JP;

Tatsushi Otsuka, Kawasaki, JP;

Hidenaga Takahashi, Kawasaki, JP;

Masanori Kurita, Kawasaki, JP;

Shinnosuke Kamata, Kawasaki, JP;

Ayako Sato, Kawasaki, JP;

Inventors:

Tomohiro Kawakubo, Kawasaki, JP;

Syusaku Yamaguchi, Kawasaki, JP;

Hitoshi Ikeda, Kawasaki, JP;

Toshiya Uchida, Kawasaki, JP;

Hiroyuki Kobayashi, Kawasaki, JP;

Tatsuya Kanda, Kawasaki, JP;

Yoshinobu Yamamoto, Kawasaki, JP;

Satoru Shirakawa, Kawasaki, JP;

Tetsuo Miyamoto, Kawasaki, JP;

Tatsushi Otsuka, Kawasaki, JP;

Hidenaga Takahashi, Kawasaki, JP;

Masanori Kurita, Kawasaki, JP;

Shinnosuke Kamata, Kawasaki, JP;

Ayako Sato, Kawasaki, JP;

Assignee:
Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 7/00 (2006.01);
U.S. Cl.
CPC ...
Abstract

Provided is a memory device in which the decrease of the effective bandwidth caused by the refresh operation of the memory device has been solved, a memory controller of the memory device, and a memory system thereof. A memory device that is operated in response to a command from a memory controller has a plurality of banks that respectively have memory cores including memory cell arrays and decoders and are selected by bank addresses; and a control circuit, which, in response to a background refresh command, causes the memory cores within refresh target banks set by the memory controller to successively execute refresh operation a number of times corresponding to refresh burst length that is set by the memory controller, and, in response to a normal operation command, further causes the memory cores within banks other than the refresh target banks and selected by the bank addresses to execute normal memory operation corresponding to the normal operation command, during the refresh operation executed by the memory cores within the refresh target banks.


Find Patent Forward Citations

Loading…